# Elitestek® Trion® FPGA Overview The Elitestek® Trion® programmable platform, built on Elitestek Quantum™ technology, delivers substantial Power-Performance-Area advantages over traditional FPGA products. Trion FPGAs feature programmable logic and a routing fabric built using Quantum technology. The fabric is wrapped with an I/O interface in a small footprint package that is required by many high-volume applications such as mobile and IoT. In addition to logic and routing, the fabric includes embedded memory blocks and multiplier blocks (or DSP blocks). Figure 1 Trion FPGA Block Diagram **Table 1 Trion Resources and Interfaces** | Feature | T4 | Т8 | T13 | T20 | T35 | T55 | T85 | T120 | |-------------------------------------------------|-----------|-------|--------------|--------------|--------------|--------------|--------------|--------------| | Logic Elements (LEs) | 3,888 | 7,384 | 12,828 | 19,728 | 31,680 | 54,195 | 84,096 | 112,128 | | Mask Programmable Memory | $\sqrt{}$ | V | √ | V | _ | _ | _ | _ | | Embedded RAM bits (kb) | 77 | 123 | 727 | 1,044 | 1,475 | 2,765 | 4,055 | 5,407 | | Embedded 5K RAM blocks | 15 | 24 | 142 | 204 | 288 | 540 | 792 | 1,056 | | 18x18 Multipliers | 4 | 8 | 24 | 36 | 120 | 150 | 240 | 320 | | PLLs | 1 | 5 | 5 | 7 | 7 | 8 | 8 | 8 | | LVDS (TX, RX) | _ | 6, 6 | 13, 13 | 20, 26 | 20, 26 | 52, 52 | 52, 52 | 52, 52 | | DDR3, LPDDR3, LPDDR2<br>(up to 1066 Mbps) | _ | _ | _ | x16 | x16 | x32 | x32 | x32 | | MIPI 4-lane DPHY with built-in CSI-2 controller | _ | _ | 2 RX<br>2 TX | 2 RX<br>2 TX | 2 RX<br>2 TX | 3 RX<br>3 TX | 3 RX<br>3 TX | 3 RX<br>3 TX | #### **Elitestek Trion FPGA Overview** The first-generation Trion platform is built on SMIC's 40LL process, with a logic density range from 4K to 120K logic elements (LEs) and standard interfaces such as GPIO, PLLs, oscillators, MIPI, DDR, LVDS, etc. Trion FPGAs target general-purpose custom logic markets (mobile, IoT, general consumer, industrial, and medical) as well as fast-growing markets such as compute acceleration and deep learning in edge devices. #### Standard I/O Interfaces The initial rollout of Trion FPGAs supports the following interfaces: - MIPI—4-lane MIPI D-PHY with a built-in (hardened) CSI-2 controller and up to 6 Gbps per PHY. Achieves low power and low cost, and provides a royalty-free, easy implementation for MIPI CSI-2. - LVDS—Up to 800 Mbps LVDS data rate. - DDR—Provides DDR3, LPDDR3, LPDDR2 support. Up to 1066 Mbps DDR line rates with up to 51.2 Gbps peak bandwidth. DDR Interface includes hardened PHY and memory controller, providing low power, low cost, and easy to integrate memory interface. # Mask Programmable Memory (MPM) T4, T8, T13, and T20 FPGAs are equipped with optional MPM. With this feature, you use on-chip MPM instead of an external serial flash device to configure the FPGA. This option is for systems that require an ultra-small form factor and the lowest cost structure such that an external serial flash device is undesirable and/or not required at volume production. MPM is a one-time factory programmable option that requires a Non-Recurring Engineering (NRE) payment. To enable MPM, you submit your design to our factory; our Applications Engineers (AEs) convert your design into a single configuration mask to be specially fabricated. # **Efinity Software Support** The Efinity® software provides a complete tool flow from RTL design to bitstream generation, including synthesis, place-and-route, timing analysis, and debugging. The software has a graphical user interface (GUI) that provides a visual way to set up projects, run the tool flow, and view results. The software also has a command-line flow and Tcl command console. The software-generated bitstream file configures Trion devices. The software supports the SystemVerilog, Verilog HDL, and VHDL languages. ### **In Production Now** All Trion FPGAs are in production now. Our development kits and samples are available for purchase on DigiKey and from your local distributor. Visit us online at www.elitestek.com. **Table 2 Package Options** The MIPI and DDR interfaces have dedicated I/O; therefore; the GPIO number does not include the I/O count for those interfaces. | Package | Pitch<br>(mm) | Size<br>(mm) | GPIO | PLLs | LVDS<br>Pairs<br>TX, RX | MIPI<br>CSI-2<br>RX, TX | DDR<br>DRAM | T4 | T8 | T13 | T20 | T35 | T55 | T85 | T120 | |---------------|---------------|--------------|------|------|-------------------------|-------------------------|-------------|----|----|-----|-----|-----|-----|-----|------| | 49-ball FBGA | 0.4 | 3x3 | 33 | 1 | | | | √ | V | | | | | | | | 80-ball WLCSP | 0.4 | 3.6x4.5 | 33 | 3 | | | | | | | √ | | | | | | 81-ball FBGA | 0.5 | 5x5 | 55 | 1 | | | | √ | V | | | | | | | | 144-pin LQFP | 0.5 | 20x20 | 97 | 5 | 6, 6 | | | | V | | V | | | | | | 169-ball FBGA | 0.65 | 9x9 | 73 | 5 | 8, 12 | 2, 2 | | | | √ | √ | | | | | | 256-ball FBGA | 0.8 | 13x13 | 195 | 5 | 13, 13 | | | | | √ | √ | | | | | | 324-ball FBGA | 0.65 | 12x12 | 130 | 7 | 20, 26 | 2, 2 | x8, x16 | | | | √ | √ | √ | √ | V | | 400-ball FBGA | 0.8 | 16×16 | 230 | 7 | 20, 26 | | x8, x16 | | | | √ | √ | | | | | 484-ball FBGA | 0.8 | 18x18 | 256 | 8 | 40, 40 | | x16, x32 | | | | | | √ | V | V | | 576-ball FBGA | 0.65 | 16×16 | 278 | 8 | 52, 52 | 3, 3 | x16, x32 | | | | | | √ | V | V |